Maxim-Integrated /max32650 /HPB /MTR[0]

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as MTR[0]

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (5CLK)LATENCY0WCSH0RCSH0WCSS0RCSS0WCSHI0RCSHI

LATENCY=5CLK

Description

HPB Memory Timing Register.

Fields

LATENCY

RAM Latency Clock Cycles.

0 (5CLK): 5 clock cycles.

1 (6CLK): 6 clock cycles.

14 (3CLK): 3 clock cycles.

15 (4CLK): 4 clock cycles.

WCSH

Write chip select hold after CK falling edge.

RCSH

Read chip select hold after CK falling edge.

WCSS

Write chip select setup time to next CK rising edge.

RCSS

Read chip select setup time to next CK rising edge.

WCSHI

Write chip select high between operations.

RCSHI

Read chip select high between operations.

Links

()